International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 126 | Views: 251 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper | Electronics & Communication Engineering | India | Volume 5 Issue 4, April 2016 | Rating: 6.3 / 10


Adiabatic Logic Circuits for Low Power VLSI Applications

Durgesh Patel [2] | Dr. S. R. P. Sinha [5] | Meenakshi Shree


Abstract: The power dissipation has become a major design issue in VLSI circuits. As the system size is shrinking gradually it has become one of the prime concerns for the designers. The power dissipation can be reduced by introducing different design techniques. In this paper a new adiabatic approach 2PASCL has been introduced. The power dissipation in adiabatic circuits can be minimized more than 90 % as compared to conventional CMOS logic. In adiabatic circuit the charge stored in load capacitor is recovered while in conventional CMOS it is transferred to ground which causes wastage of energy.


Keywords: static CMOS, adiabatic logic, energy dissipation, 2PASCL, energy recovery


Edition: Volume 5 Issue 4, April 2016,


Pages: 1585 - 1589

Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0


Type Your Registered Email Address below to Rate the Article


Verification Code will appear in 2 Seconds ... Wait

Top