International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 113 | Views: 278

Research Paper | Electronics & Communication Engineering | India | Volume 5 Issue 5, May 2016 | Rating: 6.1 / 10


Razor Based Low-Power Multiplier with Variable Latency Design

Sagar Latti | T C Thanuja [2]


Abstract: Digital multipliers are the most critical part of the digital systems. The overall performance of the Digital system depends on the speed of the multipliers. Due to Aging effects like negative bias temperature instability in pMOS transistor when it is under negative bias, increases the threshold voltage of the transistor hence the speed of the multiplier reduces, a similar positive bias temperature instability effect occurs in nMOS transistor, when it is under positive bias. Hence it is required to design a reliable low power high performance multiplier. In this paper we propose a Razor based low power multiplier with variable latency design. In this multiplier the performance degradation due to the aging effect can be minimized using Adaptive Hold Logic. This logic is applied to column and row bypassing multipliers.


Keywords: Hold Logic, Column bypassing multiplier, Razor flip-flop, Row bypassing multiplier, Variable latency design


Edition: Volume 5 Issue 5, May 2016,


Pages: 1346 - 1349

Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0


Type Your Registered Email Address below to Rate the Article


Verification Code will appear in 2 Seconds ... Wait

Top