International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 55 | Views: 351 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper | Electronics & Communication Engineering | India | Volume 10 Issue 3, March 2021 | Rating: 6.3 / 10


VLSI Architecture Design and Implementation of CANNY Edge Detection Subsystem

Ragi R G | Jayaraj U Kidav | Roshith K


Abstract: In Edge detection is one of the most fundamental algorithms in digital image processing. The Canny edge detector is the most implemented edge detection algorithm because of its ability to detect edges even in images that are intensely contaminated by noise. In this paper, a modified canny edge detector is designed implemented in MATLAB and implemented in FPGA. The mask for gradient calculation and in non-maximal suppression bilinear interpolation of four pixels are considered. This edge detector is implemented as a preprocessing stage in iris detection subsystem. The motivation in designing the hardware modules of canny edge detector was to reduce its complexity, enhance its performance and to make it suitable development on a reconfigurable FPGA based platform for VLSI implementation.


Keywords: Edge Detection, Canny Edge detector, FPGA


Edition: Volume 10 Issue 3, March 2021,


Pages: 143 - 150





Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0

Your Full Name:


Your Valid Email Address:


Verification Code will appear in 2 Seconds ... Wait

Top