International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 2 | Views: 150

Student Project | Electronics & Telecommunication Engineering | India | Volume 10 Issue 8, August 2021 | Rating: 4.8 / 10


Interfacing BLE Module on FPGA using Nios II

Shama. S. Naik | Pritam Thomke


Abstract: This paper presents the implementation of Bluetooth Low Energy (BLE) on Field Programmable Gate Array (FPGA) using System on Programmable chip (SOPC). The design is implemented using the soft intellectual property (IPs) of the Nios II processor. The test results are verified on the serial terminal. This implementation has applications in the designing of wireless gateway on FPGA.


Keywords: Nios II Processor, BLE, UART


Edition: Volume 10 Issue 8, August 2021,


Pages: 1020 - 1022

Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0


Type Your Registered Email Address below to Rate the Article


Verification Code will appear in 2 Seconds ... Wait

Top