International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 113 | Views: 221

Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 5, May 2015 | Rating: 6.7 / 10


Design of CMOS Tapered Buffer for High Speed and Low Power Applications using 65nm Technology

Ankur Saxena | Payal Kaushik


Abstract: This paper describes the power dissipation and propagation delay issues in CMOS buffer circuits while driving large capacitive loads which are often presents in CMOS IC-s and proposes a CMOS buffer design for minimizing power dissipation and propagation delay. The reduction in power dissipation is achieved by minimizing short circuit power and subthreshold leakage power which is predominant when supply voltage (VDD) and threshold voltage (Vth) are scaled down for low voltage applications. The proposed buffer has been designed and simulated using Tanner SPICE tool in 65 nm VLSI technology. The results show that modified taper buffer design has a substantial amount of decrease in power dissipation.


Keywords: CMOS, Taper Buffer, VLSI


Edition: Volume 4 Issue 5, May 2015,


Pages: 1262 - 1265

Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0

Your Full Name:


Your Valid Email Address:


Verification Code will appear in 2 Seconds ... Wait

Top