International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 129 | Views: 274 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 4 Issue 7, July 2015 | Rating: 7.1 / 10


Design of Microprocessor Hardware Self-Test Unit on FPGA

Savitha Kamble


Abstract: The rapid advancement in the microelectronics design is making a significant demanding situation to design validation in general, but dealing with pipelined microprocessor is remarkable more challenging. The main concern for industry nowadays is testing processor cores embedded in system on chip (SOC). Software based self Test SBST and Built-In Self Test BIST are some of techniques as being developed dynamically and used in many VLSI chips including microprocessor. The proposed project mention a new technique which combines the SBST and BIST method which is done by insertion of programmable infrastructure IP named of Microprocessor Hardware Self-Test (MIHST) that is connected to the system bus. The merits of using the MIHST technique is it has same or higher defect coverage compare to SBST method, test execution time is reduced, Intellectual Property (IP) of the processor core is preserved, for the storing of the test program or the test data does not need the system memory. An experimental result clearly shows the feasibility and effectiveness of the approach which are evaluated on the pipelined processor and implemented on FPGA


Keywords: microprocessor testing, SBST, functional testing, BIST


Edition: Volume 4 Issue 7, July 2015,


Pages: 449 - 453

Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments

Characters: 0


Type Your Registered Email Address below to Rate the Article


Verification Code will appear in 2 Seconds ... Wait

Top