Downloads: 106
Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 12, December 2015
Design and Simulation of NOT and NAND Gate Using Hybrid SET-MOS Technology
Daya Nand Gupta | S. R. P. Sinha [6]
Abstract: Single Electron Transistor (SET) is an advanced technology for future low power VLSI devices. SET has high integration density and a low power consumption device. While building logic circuits that comprise only of SETs, it is observed that the gate voltage at the input must be higher than the power supply of SET for better switching characteristics. This limitation of SET in the power and gate supply voltages makes it practically inappropriate to build circuits. An approach to overcome this problem, hybridization of SET and CMOS transistor is implemented. In this paper, different types of hybrid SET-MOS circuits are designed such as hybrid SET-MOS inverter and NAND gate is designed and implemented. All the circuits are verified by means of PSpice simulation software version 16.5
Keywords: Single Electron Transistor SET, Coulomb Blockade, Orthodox Theory, Hybrid SET-MOS, Pspice
Edition: Volume 4 Issue 12, December 2015,
Pages: 2270 - 2274
Similar Articles with Keyword 'Pspice'
Downloads: 123
Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 7, July 2014
Pages: 1 - 3Design and Characterization of a 3rd Order Low-Pass Butterworth Filter
Shashank Soi
Downloads: 137 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1
Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 8, August 2015
Pages: 232 - 235A Novel Approach to Drive Digital CMOS Inverter Using Logarithmic Amplifier
Rekha Murthy