International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 119 | Views: 235

Research Paper | Electronics & Communication Engineering | India | Volume 2 Issue 8, August 2013 | Popularity: 7 / 10


     

Noise Immune and Area Optimized Serial Interface for FPGA based Industrial Interfaces

D. Ravi, K. S. R Murthy


Abstract: This project describes a novel architecture based on Recursive Running Sum (RRS) filter implementation for wire and wireless data processing. UARTs are used for asynchronous serial data communication between remote embedded systems. If physical channel is noisy then, serial data bits get corrupted during transmission. The UART core described here, utilizes recursive running sum filter to remove noisy samples. Input data signal is directly sampled with system clock and samples are accumulated over a window size. The window size is user programmable and it should be set to one tenth of required bit period. The intermediate data bit is decoded using magnitude comparator. The advantage of this architecture is that baud rate is decided by the window size so there is no need of any external timer module which is normally required for standard UARTs. The Recursive Running Sum (RRS) filter architecture with programmable window size of M is designed and modules are implemented with VHDL language. This project implementation includes many applications in wireless data communication Systems like RF, Blue tooth, WIFI, ZigBee wireless sensor applications. Total coding written in VHDL language. Simulation in Modelsim Simulator, Synthesis done by XILINX ISE 9.2i. Synthesis result is verified by the Chipscope. Input signal given from the keyboard and output is seen by the help of HyperTerminal.


Keywords: Universal, data processing, signals, communication, noise


Edition: Volume 2 Issue 8, August 2013


Pages: 123 - 125



Make Sure to Disable the Pop-Up Blocker of Web Browser




Text copied to Clipboard!
D. Ravi, K. S. R Murthy, "Noise Immune and Area Optimized Serial Interface for FPGA based Industrial Interfaces", International Journal of Science and Research (IJSR), Volume 2 Issue 8, August 2013, pp. 123-125, https://www.ijsr.net/getabstract.php?paperid=02013198



Similar Articles

Downloads: 195 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Informative Article, Electronics & Communication Engineering, India, Volume 4 Issue 10, October 2015

Pages: 188 - 191

Realization of Smart City Using 5G Cognitive Radio

Lalit Chettri, Syed Sazad

Share this Article

Downloads: 0

Research Paper, Electronics & Communication Engineering, India, Volume 11 Issue 10, October 2022

Pages: 1253 - 1258

NFDM - Analysis through Simulation

Maheshwari, S Akhila

Share this Article

Downloads: 1

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 3 Issue 6, June 2014

Pages: 1842 - 1847

A Novel Mac Based Congestion Control System for VANET with Adaptive Routing

Mahanthgouda, Sridhara. K

Share this Article

Downloads: 1 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Masters Thesis, Electronics & Communication Engineering, India, Volume 11 Issue 7, July 2022

Pages: 929 - 934

Smart IoT and Machine Learning - Based Framework for Water Quality and Crop Prediction Using Raspberry Pi

Malavika S, Dr. Chandrappa D N

Share this Article

Downloads: 1 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper, Electronics & Communication Engineering, India, Volume 12 Issue 3, March 2023

Pages: 1579 - 1588

Maximizing Coverage and Connectivity in WSNS with Moahoa-Sa: A Selective Activation Approach with Minimum Interference

R. Christal Jebi, S. Baulkani

Share this Article



Top