Design of High Speed Digital CMOS Comparator Using Parallel Prefix Tree
International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 115 | Views: 294

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 4 Issue 10, October 2015 | Popularity: 6.2 / 10


     

Design of High Speed Digital CMOS Comparator Using Parallel Prefix Tree

N. Prasanna, H. Sumitha


Abstract: This paper Presents a new comparator design is proposed by using parallel prefix tree. Energy efficient and high speed operation of comparators is needed for high speed digital circuits. The comparison outcome of the most significant bit, proceeding bitwise toward the least significant bit only when the compared bits are equal. In existing system, the parallel prefix structure is designed for 16, 32 and 64 bit architectures and the reports from the Xilinx tool concludes that for every bit range doubles the delay, memory, LUT and power has not doubled up to the mark. But In the proposed design of my project, each and every element in the parallel prefix structure will be replaced by universal logic (multiplexer). By performing this modification in the architecture will leads to reduction in POWER CONSUMPTION and DELAY. Parallel prefix tree structure high fan in, high fan out, Bitwise competition logic (BCL).


Keywords: copy/paste


Edition: Volume 4 Issue 10, October 2015


Pages: 204 - 207



Please Disable the Pop-Up Blocker of Web Browser

Verification Code will appear in 2 Seconds ... Wait



Text copied to Clipboard!
N. Prasanna, H. Sumitha, "Design of High Speed Digital CMOS Comparator Using Parallel Prefix Tree", International Journal of Science and Research (IJSR), Volume 4 Issue 10, October 2015, pp. 204-207, https://www.ijsr.net/getabstract.php?paperid=29091501, DOI: https://www.doi.org/10.21275/29091501

Top