International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 111 | Views: 306 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 6 Issue 4, April 2017 | Popularity: 6.8 / 10


     

An Optimized FPGA Implementation of RSD Based ECC Processor

M. Rajeswari, M. Vijaya Laxmi


Abstract: Elliptic Curve Cryptography (ECC) is a standout amongst the most interested exploration themes in VLSI. System security is turning out to be increasingly significant as the volume of information being traded on the Internet increments. Point addition and doubling are key operations which choose the Performance of ECC. Here the design with the information way which can perform either prime field G (p) operations or binary field G (2m) operations for arbitrary prime numbers has been proposed. Utilizing this design we can accomplish the high throughput of the both fields that is prime and binary fields. a high throughput modular divider (mod 4n) which results in maximum operating frequency and modular multiplier in the processor is optimized based on throughput and modular reduction. The adder is focused for optimization as the addition is needed for accumulation process in multiplication and division. The Xilinx Virtex 5 field programmable gate array has been utilized.


Keywords: point doubling, Redundant Signed Digit RSD, point addition


Edition: Volume 6 Issue 4, April 2017


Pages: 2490 - 2494



Make Sure to Disable the Pop-Up Blocker of Web Browser




Text copied to Clipboard!
M. Rajeswari, M. Vijaya Laxmi, "An Optimized FPGA Implementation of RSD Based ECC Processor", International Journal of Science and Research (IJSR), Volume 6 Issue 4, April 2017, pp. 2490-2494, https://www.ijsr.net/getabstract.php?paperid=ART20172862



Similar Articles

Downloads: 110

Review Papers, Electronics & Communication Engineering, India, Volume 4 Issue 3, March 2015

Pages: 1847 - 1851

Review on Floating Point Adder and Converter Units Using VHDL

Abhishek Kumar, Mayur S. Dhait

Share this Article

Downloads: 116

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 4 Issue 11, November 2015

Pages: 344 - 347

Area Optimized Double Precision IEEE Floating Point Adder

Elizabeth Joseph Mattam, Deepa Balakrishnan

Share this Article

Downloads: 141 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper, Electronics & Communication Engineering, India, Volume 2 Issue 3, March 2013

Pages: 190 - 193

Design of IEEE - 754 Floating point Arithmetic Processor

J. Laxmi, R. Ramprakash

Share this Article



Top