Downloads: 123 | Views: 428
M.Tech / M.E / PhD Thesis | Electrical Engineering | India | Volume 6 Issue 9, September 2017 | Popularity: 6.8 / 10
Cascaded Multilevel Inverter Topology with Reduced Number of Switches
Ashwini S. Sawan, Dr. M. S. Aspalli
Abstract: In this paper, a new cascaded multilevel inverter topology using reduced number of switches, insulated gate drive circuits and voltage standing on the switches is proposed. The proposed method reduces the installation area and cost and has simplicity of control system. This structure consists of cascaded sub-multilevel inverter blocks and an H-bridge inverter at the output. The proposed topology has been implemented through simulation and experimental results will be analysed.
Keywords: Multilevel inverter, cascaded multilevel inverter, basic unit multilevel inverter, H-bridge inverter, gate drive circuit
Edition: Volume 6 Issue 9, September 2017
Pages: 1309 - 1327
Please Disable the Pop-Up Blocker of Web Browser
Verification Code will appear in 2 Seconds ... Wait